

**April 2014** 

# **FDPC8014S**

# PowerTrench® Power Clip 25V Asymmetric Dual N-Channel MOSFET

#### **Features**

Q1: N-Channel

- Max  $r_{DS(on)} = 3.8 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 20 \text{ A}$
- Max  $r_{DS(on)} = 4.7 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 18 \text{ A}$

Q2: N-Channel

- Max  $r_{DS(on)} = 1.2 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 41 \text{ A}$
- $\blacksquare$  Max  $\rm r_{DS(on)}$  = 1.4 m $\Omega$  at  $\rm V_{GS}$  = 4.5 V,  $\rm I_D$  = 37 A
- Low inductance packaging shortens rise/fall times, resulting in lower switching losses
- MOSFET integration enables optimum layout for lower circuit inductance and reduced switch node ringing
- RoHS Compliant

#### **General Description**

This device includes two specialized N-Channel MOSFETs in a dual package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous SyncFET<sup>TM</sup> (Q2) have been designed to provide optimal power

#### **Applications**

■ Computing

PAD10

- Communications
- General Purpose Point of Load







|     | V+(H: | SD) |          |   |     |     |     |       |              |     |
|-----|-------|-----|----------|---|-----|-----|-----|-------|--------------|-----|
| HSG | 1]    | [.] | [-7_[    | 8 | LSG | HSG | 1}  |       | <u>۴-[8]</u> | LSG |
| GR  | 2]    |     | PAD9     | 7 | sw  | GR  | 2]- | SW SW | 沙过           | sw  |
| V+  | 3]    |     | dND(LSS) | 6 | sw  | V+  | 3]  |       | <u>[6]</u>   | sw  |
| V+  | 4]    | ii  | Lj       | 5 | sw  | V+  | 47  | Q1    | [5]          | sw  |
|     |       |     |          |   | ı   |     |     |       |              |     |

| Pin | Name | Description    | Pin    | Name    | Description                    | Pin | Name     | Description     |
|-----|------|----------------|--------|---------|--------------------------------|-----|----------|-----------------|
| 1   | HSG  | High Side Gate | 3,4,10 | V+(HSD) | High Side Drain                | 8   | LSG      | Low Side Gate   |
| 2   | GR   | Gate Return    | 5,6,7  | SW      | Switching Node, Low Side Drain | 9   | GND(LSS) | Low Side Source |

### **MOSFET Maximum Ratings** T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                        |                        | Q1                   | Q2                   | Units |
|-----------------------------------|--------------------------------------------------|------------------------|----------------------|----------------------|-------|
| $V_{DS}$                          | Drain to Source Voltage                          |                        | 25 <sup>Note5</sup>  | 25                   | V     |
| $V_{GS}$                          | Gate to Source Voltage                           |                        | ±12                  | ±12                  | V     |
|                                   | Drain Current -Continuous                        | T <sub>C</sub> = 25 °C | 60                   | 110                  |       |
| $I_D$                             | -Continuous                                      | T <sub>A</sub> = 25 °C | 20 <sup>Note1a</sup> | 41 <sup>Note1b</sup> | Α     |
|                                   | -Pulsed                                          | 75                     | 160                  |                      |       |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                    | (Note 3)               | 73                   | 253                  | mJ    |
| D                                 | Power Dissipation for Single Operation           | $T_C = 25  ^{\circ}C$  |                      |                      | W     |
| $P_{D}$                           | Power Dissipation for Single Operation           | 2.1 <sup>Note1a</sup>  | 2.3 Note1b           | VV                   |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | -55 to                 | +150                 | °C                   |       |

#### Thermal Characteristics

| $R_{\theta JC}$ | Thermal Resistance, Junction to Case    | 6.0                   | 3.0                   |      |
|-----------------|-----------------------------------------|-----------------------|-----------------------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 60 <sup>Note1a</sup>  | 55 <sup>Note1b</sup>  | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 130 <sup>Note1c</sup> | 120 <sup>Note1d</sup> |      |

### **Package Marking and Ordering Information**

| Device Marking | Device    | Package       | Reel Size | Tape Width | Quantity   |
|----------------|-----------|---------------|-----------|------------|------------|
| 05OD/16OD      | FDPC8014S | Power Clip 56 | 13 "      | 12 mm      | 3000 units |

# **Electrical Characteristics** $T_J = 25$ °C unless otherwise noted

| Symbol                                           | Parameter                          | Test Conditions                                    | Туре | Min | Тур | Max  | Units   |
|--------------------------------------------------|------------------------------------|----------------------------------------------------|------|-----|-----|------|---------|
| Off Chara                                        | acteristics                        |                                                    |      |     |     |      |         |
| BV <sub>DSS</sub> Drain to Source Breakdown Volt | Drain to Source Breakdown Voltage  | $I_D = 250 \mu A, V_{GS} = 0 V$                    | Q1   | 25  |     |      | V       |
|                                                  | Dialii to Source Breakdown Voltage | $I_D = 1 \text{ mA}, V_{GS} = 0 \text{ V}$         | Q2   | 25  |     |      | V       |
| $\Delta BV_{DSS}$                                | Breakdown Voltage Temperature      | I <sub>D</sub> = 250 μA, referenced to 25 °C       | Q1   |     | 24  |      | mV/°C   |
| $\Delta T_{J}$                                   | Coefficient                        | $I_D$ = 10 mA, referenced to 25 °C                 | Q2   |     | 24  |      | IIIV/ C |
| ı                                                | Zero Gate Voltage Drain Current    | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V      | Q1   |     |     | 1    | μΑ      |
| IDSS                                             | Zero Gate voltage Drain Current    | $V_{DS} = 20 \text{ V}, V_{GS} = 0 \text{ V}$      | Q2   |     |     | 500  | μА      |
| 1                                                | Gate to Source Leakage Current,    | V <sub>GS</sub> = 12 V/-8 V, V <sub>DS</sub> = 0 V | Q1   |     |     | ±100 | nA      |
| I <sub>GSS</sub>                                 | Forward                            | V <sub>GS</sub> = 12 V/-8 V, V <sub>DS</sub> = 0 V | Q2   |     |     | ±100 | nA      |

#### **On Characteristics**

| V <sub>GS(th)</sub>                       | Gate to Source Threshold Voltage             | $V_{GS} = V_{DS}, I_D = 250 \mu A$<br>$V_{GS} = V_{DS}, I_D = 1 mA$     | Q1<br>Q2 | 0.8<br>1.1 | 1.3<br>1.4 | 2.5<br>2.5 | V      |
|-------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------|----------|------------|------------|------------|--------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_{.I}}$ | Gate to Source Threshold Voltage             | $I_D$ = 250 $\mu$ A, referenced to 25 °C                                | Q1       |            | -4         |            | mV/°C  |
| $\DeltaT_J$                               | Temperature Coefficient                      | I <sub>D</sub> = 10 mA, referenced to 25 °C                             | Q2       |            | -3         |            | , 0    |
|                                           | V <sub>GS</sub> = 10V, I <sub>D</sub> = 20 A |                                                                         |          | 2.8        | 3.8        |            |        |
|                                           |                                              | $V_{GS} = 4.5 \text{ V}, I_D = 18 \text{ A}$                            | Q1       |            | 3.4        | 4.7        |        |
| r                                         | Drain to Source On Resistance                | $V_{GS} = 10 \text{ V}, I_D = 20 \text{ A}, T_J = 125 \text{ °C}$       |          |            | 3.9        | 5.3        | mΩ     |
| r <sub>DS(on)</sub>                       | Diain to Source On Resistance                | V <sub>GS</sub> = 10V, I <sub>D</sub> = 41 A                            |          |            | 0.9        | 1.2        | 1115.2 |
|                                           |                                              | $V_{GS} = 4.5 \text{ V}, I_D = 37 \text{ A}$                            | Q2       |            | 1.0        | 1.4        |        |
|                                           |                                              | $V_{GS} = 10 \text{ V}, I_D = 41 \text{ A}, T_J = 125 ^{\circ}\text{C}$ |          |            | 1.1        | 1.5        |        |
| G                                         | Forward Transconductance                     | $V_{DS} = 5 \text{ V}, I_{D} = 20 \text{ A}$                            | Q1       |            | 182        |            | S      |
| 9 <sub>FS</sub>                           | Forward Transconductance                     | $V_{DS} = 5 \text{ V}, I_{D} = 41 \text{ A}$                            | Q2       |            | 315        |            | 3      |

#### **Dynamic Characteristics**

| -                |                              |                                                                        |          |            |              |              |    |
|------------------|------------------------------|------------------------------------------------------------------------|----------|------------|--------------|--------------|----|
| C <sub>iss</sub> | Input Capacitance            | Q1:                                                                    | Q1<br>Q2 |            | 1695<br>6580 | 2375<br>9870 | pF |
| C <sub>oss</sub> | Output Capacitance           | $V_{DS} = 13 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHZ}$ $Q2:$ | Q1<br>Q2 |            | 495<br>1720  | 710<br>2580  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | $V_{DS} = 13 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHZ}$       | Q1<br>Q2 |            | 54<br>204    | 100<br>370   | pF |
| R <sub>g</sub>   | Gate Resistance              |                                                                        | Q1<br>Q2 | 0.1<br>0.1 | 0.4<br>0.4   | 1.2<br>1.2   | Ω  |

### **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                                                                      | Q1<br>Q2   | 8<br>16    | 16<br>28  | ns |
|---------------------|-------------------------------|--------------------------------------------------------------------------------------|------------|------------|-----------|----|
| t <sub>r</sub>      | Rise Time                     | Q1:<br>V <sub>DD</sub> = 13 V, I <sub>D</sub> = 20 A, R <sub>GEN</sub> = 6           | Ω1<br>Q2   | 2 6        | 10<br>11  | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | Q2:<br>V <sub>DD</sub> = 13 V, I <sub>D</sub> = 41 A, R <sub>GEN</sub> = 6           | Q1<br>Q2   | 24<br>47   | 38<br>75  | ns |
| t <sub>f</sub>      | Fall Time                     | VDD = 10 V, 10 = 417, NGEN = 0.                                                      | Q1<br>Q2   | 2<br>4     | 10<br>10  | ns |
| Q <sub>g</sub>      | Total Gate Charge             | V <sub>GS</sub> = 0 V to 10 V                                                        | Q1<br>Q2   | 25<br>93   | 35<br>130 | nC |
| Qg                  | Total Gate Charge             | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}$ $V_{DD} = 13 \text{ V, I}$ $= 20 \text{ A}$ | Q1<br>Q2   | 11<br>43   | 16<br>60  | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge    | Q2<br>V <sub>DD</sub> = 13 V, I                                                      | Q1<br>D Q2 | 3.4<br>13  |           | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge | = 41 A                                                                               | Q1<br>Q2   | 2.2<br>8.5 |           | nC |

### Electrical Characteristics T<sub>J</sub> = 25 °C unless otherwise noted

| Symbol               | Parameter                             | Parameter Test Conditions                                                                                    |          | Min | Тур        | Max        | Units |
|----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------|----------|-----|------------|------------|-------|
| Drain-Soເ            | rce Diode Characteristics             |                                                                                                              |          |     |            |            |       |
| V <sub>SD</sub>      | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V, } I_S = 20 \text{ A}$ (Note 2)<br>$V_{GS} = 0 \text{ V, } I_S = 41 \text{ A}$ (Note 2) | Q1<br>Q2 |     | 0.8<br>0.8 | 1.2<br>1.2 | V     |
| I <sub>S</sub>       | Diode continuous forward current      | T <sub>C</sub> = 25 °C                                                                                       | Q1<br>Q2 |     | 60<br>110  |            | Α     |
| I <sub>S,Pulse</sub> | Diode pulse current                   | 1 <sub>C</sub> =25 C                                                                                         | Q1<br>Q2 |     | 75<br>160  |            | Α     |
| t <sub>rr</sub>      | Reverse Recovery Time                 | Q1<br>I <sub>F</sub> = 20 A, di/dt = 100 A/μs                                                                | Q1<br>Q2 |     | 25<br>36   | 40<br>58   | ns    |
| Q <sub>rr</sub>      | Reverse Recovery Charge               | Q2 $I_F = 41 \text{ A, di/dt} = 300 \text{ A/}\mu\text{s}$                                                   | Q1<br>Q2 |     | 10<br>47   | 20<br>75   | nC    |

#### Notes

 $1.R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a. 60 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 55 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



c. 130 °C/W when mounted on a minimum pad of 2 oz copper



d. 120 °C/W when mounted on a minimum pad of 2 oz copper

- 2 Pulse Test: Pulse Width < 300  $\mu\text{s},$  Duty cycle < 2.0%.
- 3. Q1 : E<sub>AS</sub> of 73 mJ is based on starting T<sub>J</sub> = 25  $^{\rm o}$ C; N-ch: L = 3 mH, I<sub>AS</sub> = 7 A, V<sub>DD</sub> = 30 V, V<sub>GS</sub> = 10 V. 100% test at L= 0.1 mH, I<sub>AS</sub> = 24 A. Q2: E<sub>AS</sub> of 253 mJ is based on starting T<sub>J</sub> = 25  $^{\rm o}$ C; N-ch: L = 3 mH, I<sub>AS</sub> = 13 A, V<sub>DD</sub> = 25 V, V<sub>GS</sub> = 10 V. 100% test at L= 0.1 mH, I<sub>AS</sub> = 43 A.
- 4. Pulsed Id limited by junction temperature,td<=10 us. Please refer to SOA curve for more details.
- 5. The continuous  $V_{DS}$  rating is 25 V; However, a pulse of 30 V peak voltage for no longer than 100 ns duration at 600 KHz frequency can be applied.

### Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On Region Characteristics



Figure 3. Normalized On Resistance vs. Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

### Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs. Case Temperature



Figure 12. Single Pulse Maximum Power Dissipation

# Typical Characteristics (Q1 N-Channel) $T_J = 25$ °C unless otherwise noted



Figure 13. Junction-to-Case Transient Thermal Response Curve

### Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 14. On- Region Characteristics



Figure 16. Normalized On-Resistance vs. Junction Temperature



Figure 18. Transfer Characteristics



Figure 15. Normalized on-Resistance vs. Drain Current and Gate Voltage



Figure 17. On-Resistance vs. Gate to Source Voltage



Figure 19. Source to Drain Diode Forward Voltage vs. Source Current

### Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 20. Gate Charge Characteristics



Figure 22. Unclamped Inductive Switching Capability



Figure 24. Forward Bias Safe Operating Area



Figure 21. Capacitance vs. Drain to Source Voltage



Figure 23. Maximum Continuous Drain Current vs. Case Temperature



Figure 25. Single Pulse Maximum Power Dissipation

8

# Typical Characteristics (Q2 N-Channel) $T_J = 25$ °C unless otherwise noted



Figure 26. Junction-to-Case Transient Thermal Response Curve

## Typical Characteristics (continued)

# SyncFET<sup>TM</sup> Schottky body diode Characteristics

Fairchild's SyncFET<sup>TM</sup> process embeds a Schottky diode in parallel with PowerTrench<sup>®</sup> MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 27 shows the reverses recovery characteristic of the FDPC8014S.

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 27. FDPC8014S SyncFET<sup>TM</sup> Body Diode Reverse Recovery Characteristic



Figure 28. SyncFET<sup>TM</sup> Body Diode Reverse Leakage vs. Drain-source Voltage







#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

 $\begin{array}{lll} \mathsf{AccuPower^{\mathsf{TM}}} & \mathsf{F-PFS^{\mathsf{TM}}} \\ \mathsf{AttitudeEngine^{\mathsf{TM}}} & \mathsf{FRFET}^{\texttt{®}} \end{array}$ 

Awinda<sup>®</sup> Global Power Resource SM

AX-CAP®\* GreenBridge™
BitSiC™ Green FPS™
Build it Now™ Green FPS™ e-Series™

Current Transfer Logic™ Making Small Speakers Sound Louder

DEUXPEED® and Better™

Dual Cool™ MegaBuck™

EcoSPARK® MICROCOUPLER™

EfficientMax™ MicroFET™

EfficientMax™ MicroFET™
ESBC™ MicroPak™
MicroPak™
MicroPak2™
Fairchild® MillerDrive™
MotionMax™
Fairchild Semiconductor®

Farchild Semiconductor

FACT Quiet Series™
FACT®

FastvCore™
FETBench™
FPS™

MotionGrid®
MTI®
MTX®
MVN®
FETBench™
MVN®
FPS™

OptoHiT™
OPTOLOGIC®

OPTOPLANAR®

Power Supply WebDesigner™ PowerTrench®

PowerXS™

Programmable Active Droop™ OFFT®

QS™ Quiet Series™ RapidConfigure™

T TM

Saving our world, 1mW/W/kW at a time™

SignalWise™ SmartMax™ SMART START™

Solutions for Your Success™

SPM®
STEALTH™
SuperFET®
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
SupreMOS®
SyncFET™
Sync-Lock™

SYSTEM GENERAL®'
TinyBoost®
TinyBuck®
TinyCalc™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPWM™
TinyPWM™
TranSiC™
TriFault Detect™
TRUECURRENT®\*\*
uSerDes™

SerDes"
UHC<sup>®</sup>
Ultra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™
XS™
XS™
XS™

仙童®

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <a href="http://www.fairchildsemi.com">http://www.fairchildsemi.com</a>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

#### **ANTI-COUNTERFEITING POLICY**

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Deminition of Terms      |                       |                                                                                                                                                                                                     |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet Identification |                       | Definition                                                                                                                                                                                          |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 177